



## Effective electrical passivation of Ge(100) for high- k gate dielectric layers using germanium oxide

Annelies Delabie, Florence Bellenger, Michel Houssa, Thierry Conard, Sven Van Elshocht, Matty Caymax, Marc Heyns, and Marc Meuris

Citation: Applied Physics Letters **91**, 082904 (2007); doi: 10.1063/1.2773759 View online: http://dx.doi.org/10.1063/1.2773759 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/91/8?ver=pdfcov Published by the AIP Publishing

## Articles you may be interested in

Improved electrical properties of Ge metal-oxide-semiconductor devices with HfO2 gate dielectrics using an ultrathin GeSnO x film as the surface passivation layer Appl. Phys. Lett. **102**, 142906 (2013); 10.1063/1.4800228

Postmetallization annealing effect of TiN-gate Ge metal-oxide-semiconductor capacitor with ultrathin SiO 2 / GeO 2 bilayer passivation Appl. Phys. Lett. **98**, 252102 (2011); 10.1063/1.3601480

Atomic layer deposition temperature dependent minority carrier generation in ZrO 2 / GeO 2 / Ge capacitors J. Vac. Sci. Technol. B **29**, 01A806 (2011); 10.1116/1.3521472

Implementing TiO 2 as gate dielectric for Ge-channel complementary metal-oxide-semiconductor devices by using HfO 2 / GeO 2 interlayer Appl. Phys. Lett. **97**, 112905 (2010); 10.1063/1.3490710

Effects of fluorine incorporation and forming gas annealing on high- k gated germanium metal-oxidesemiconductor with Ge O 2 surface passivation Appl. Phys. Lett. **93**, 073504 (2008); 10.1063/1.2966367



## Effective electrical passivation of Ge(100) for high-*k* gate dielectric layers using germanium oxide

Annelies Delabie,<sup>a)</sup> Florence Bellenger,<sup>b)</sup> Michel Houssa,<sup>b)</sup> Thierry Conard, Sven Van Elshocht, Matty Caymax, Marc Heyns,<sup>b)</sup> and Marc Meuris *IMEC, Kapeldreef 75, B-3001 Leuven, Belgium* 

(Received 30 March 2007; accepted 29 July 2007; published online 22 August 2007)

In search of a proper passivation for high-*k* Ge metal-oxide-semiconductor devices, the authors have deposited high-*k* dielectric layers on GeO<sub>2</sub>, grown at 350–450 °C in O<sub>2</sub>. ZrO<sub>2</sub>, HfO<sub>2</sub>, and Al<sub>2</sub>O<sub>3</sub> were deposited by atomic layer deposition (ALD). GeO<sub>2</sub> and ZrO<sub>2</sub> or HfO<sub>2</sub> intermix during ALD, together with partial reduction of Ge<sup>4+</sup>. Almost no intermixing or reduction occurs during Al<sub>2</sub>O<sub>3</sub> ALD. Capacitors show well-behaved capacitance-voltage characteristics on both *n*- and *p*-Ge, indicating efficient passivation of the Ge/GeO<sub>x</sub> interface. The density of interface states is typically in the low to mid-10<sup>11</sup> cm<sup>-2</sup> eV<sup>-1</sup> range, approaching state-of-the-art Si/HfO<sub>2</sub>/matal gate devices. © 2007 American Institute of Physics. [DOI: 10.1063/1.2773759]

Si/SiO<sub>2</sub> based transistors are unable to accommodate the severe scaling requirements for sub-45 nm complementary metal oxide semiconductor (MOS) devices. To further improve performance, alternative materials are considered. Germanium is introduced as a channel material due to its higher electron and hole mobility as compared to silicon. As alternative gate dielectric layers, high-k materials show reduced tunneling currents at an equivalent SiO<sub>2</sub> thickness. About five years ago, the successful combination of a high-k dielectric film in Ge-based transistors was demonstrated.<sup>1</sup> Today, it is, however, still not straightforward to get a sufficiently low interface state density at the Ge/high-k interface.<sup>2,3</sup> Also, the Ge/GeO<sub>2</sub> interface is generally considered to be more defective than the Si/SiO<sub>2</sub> interface, although reports are scarce. Currently, more effort is being made to investigate and reduce the interface state density of the Ge/GeO<sub>2</sub> interface.<sup>4,5</sup>

In this work, we have investigated thermally grown  $\text{GeO}_2$  as passivation layer for high-*k* layers deposited by atomic layer deposition (ALD). The electrical quality of  $\text{GeO}_2$  can be affected by air exposure and thermal process steps because  $\text{GeO}_2$  is hygroscopic and thermally unstable (GeO desorbs at 420 °C in N<sub>2</sub> or vacuum). Therefore, we have avoided air exposure between surface preparation, oxidation, and ALD. Germanium oxidation and high-*k* deposition were performed at low temperature to avoid decomposition of  $\text{GeO}_2$  and desorption of GeO. Efficient electrical passivation of the  $\text{Ge/GeO}_x$  interface will be demonstrated.

Ge(100) substrates were cleaned in HF solution. The subsequent surface preparation, germanium oxidation, and high-*k* deposition were performed in a Polygon® 8200 cluster<sup>6</sup> without air breaks between these process steps (unless where mentioned otherwise). The Polygon cluster is equipped with an EPSILON<sup>TM</sup> reactor for thermal treatments and an ALCVD<sup>TM</sup> PULSAR® 2000 reactor. The samples were first annealed in H<sub>2</sub> at 650 °C for 10 min to desorb O or C that can be present after HF cleaning.<sup>7</sup> Oxidations were subsequently performed in the same reactor in O<sub>2</sub> at 700 Torr at 350 or 450 °C. ZrO<sub>2</sub>, HfO<sub>2</sub>, and Al<sub>2</sub>O<sub>3</sub> were

deposited at 300 °C in the ALD reactor from ZrCl<sub>4</sub>, HfCl<sub>4</sub>, or Al(CH<sub>3</sub>)<sub>3</sub> with  $H_2O$ . Some samples were annealed in  $N_2$ at 550 °C for 5 min to simulate the thermal budget of device processing. X-ray photoelectron spectroscopy (XPS) was performed on a Theta300 system (Thermo Instruments) in parallel angle-resolved mode with monochromatized Al  $K_a$ radiation. Analysis was based on the Ge 3d or Ge 3p peaks. Thicknesses were calculated assuming a two- or three-layer model (Ge/GeO<sub>2</sub>/high-k). Air exposure between sample preparation and XPS analysis was limited to 15 min or less. The areal density of Hf (Hf/nm<sup>2</sup>) on GeO<sub>2</sub> was measured by rutherford back scattering (RBS) in a RBS400 end station with a 1 MeV He<sup>+</sup> beam. Electrical measurements were performed on MOS capacitors with TiN gates. The TiN gate was deposited ex situ by physical vapor deposition. Gate patterning was done by lithography, followed by resist strip, TiN etching, and dielectric removal. The devices were annealed at 550 °C in N2 to activate dopants. The electrical characteristics were measured with a Keithley K4200 semiconductor parameter analyzer and an HP4284 LCR meter.

 $\text{GeO}_2$  is grown when Ge(100) is oxidized at low temperature, as evidenced by the XPS Ge 3*d* spectra [Fig. 1(a)].



FIG. 1. XPS Ge 3*d* spectra for (a) germanium oxide grown at different temperatures and times and (b) 1.3 nm GeO<sub>2</sub> (450 °C, 5 min) covered with 2 nm Al<sub>2</sub>O<sub>3</sub> with and without post deposition anneal (PDA) (N<sub>2</sub> 550 °C).

<sup>&</sup>lt;sup>a)</sup>Electronic mail: annelies.delabie@imec.be

<sup>&</sup>lt;sup>b)</sup>Also at Department of Electrical Engineering, K.U. Leuven, Celestijnenlaan 200F, B-3001 Leuven, Belgium.



FIG. 2. XPS Ge 3p spectra of 1.3 nm GeO<sub>2</sub> (450 °C, 5 min) before and after 2 nm HfO<sub>2</sub> and ZrO<sub>2</sub> ALD. (b) Growth per cycle (GPC) as a function of the number of cycles for HfO<sub>2</sub> and ZrO<sub>2</sub> ALD on 1.3 nm GeO<sub>2</sub> (450 °C, 5 min) and 0.3 nm GeO<sub>x</sub> (HF cleaned Ge) and O-free Ge.

The difference in binding energy of the oxide and substrate peaks is 3.3 eV, indicating Ge<sup>4+</sup>.<sup>8</sup> No significant components of lower oxidation states are detected. Oxidation at 450 °C yields 1.3 and 2.3 nm of GeO<sub>2</sub> after 5 and 18 min, respectively, in agreement with oxidation studies in similar conditions reported previously.<sup>9</sup> At 350 °C, 1.1 nm of GeO<sub>2</sub> was grown in 60 min.

During Al<sub>2</sub>O<sub>3</sub> ALD on GeO<sub>2</sub>, the main oxidation state of Ge remains Ge<sup>4+</sup>, as indicated by the Ge 3*d* spectrum [Fig. 1(b)]. The binding energy shift of the oxidized Ge 3*d* peak remains 3 eV, and the contributions of Ge in oxidation states lower than 4+ are small. The reconstructed composition depth profile from angle-resolved XPS intensities indicates sharp interfaces between Al<sub>2</sub>O<sub>3</sub> and GeO<sub>2</sub> (not shown). Post-deposition annealing in N<sub>2</sub> at 550 °C results in a slight increase of the GeO<sub>2</sub> component in the Ge 3*d* spectrum. The main oxidation state of Ge remains 4+, although a small shift of the oxide component is observed [Fig. 1(b)].

During ALD of HfO<sub>2</sub> or ZrO<sub>2</sub> on GeO<sub>2</sub>, the GeO<sub>2</sub> and HfO<sub>2</sub> or ZrO<sub>2</sub> layers partly intermix. Unfortunately, the Ge 3*d* peak is located at a binding energy very close to O 2*s* (from HfO<sub>2</sub>, 32.5 eV) and Zr 4*p* (27.1–28.5 eV) and was, therefore, not analyzed.<sup>10</sup> Ge 3*p* has no overlap with HfO<sub>2</sub> or ZrO<sub>2</sub> peaks and indicates a binding energy shift of the Ge 3*p*<sub>1/2</sub> oxide component of 0.4 eV with respect to samples without high-*k* dielectric. The reconstructed composition depth profiles from angle-resolved XPS indicate partial intermixing of GeO<sub>2</sub> and HfO<sub>2</sub> or ZrO<sub>2</sub> (not shown).

Intermixing has been observed previously for GeON and  $HfO_2$  deposited by ALD, either from  $HfCl_4/H_2O$  at 350 °C or from hafnium-alkylamide/H<sub>2</sub>O at 150 °C.<sup>11,12</sup>

It has been reported previously that  $\text{GeO}_x$  surfaces enhance the growth per cycle in the first reaction cycle of the HfO<sub>2</sub> ALD.<sup>13</sup> The growth enhancement also occurs for HfO<sub>2</sub> and ZrO<sub>2</sub> ALD on thermally grown GeO<sub>2</sub> [Fig. 2(b)]. In the first reaction cycle, 6.5 Hf/nm<sup>2</sup> and 12.8 Zr/nm<sup>2</sup> are deposited on GeO<sub>2</sub>. The reaction mechanism proposed to account for the growth enhancement was an agglomeration mechanism in which HfCl<sub>4</sub> exchanges Cl with OH from the starting

![](_page_2_Figure_9.jpeg)

FIG. 3. Capacitance-voltage characteristics of (a) p-Ge/GeO<sub>x</sub>/HfO<sub>2</sub> and (b) p-Ge/GeO<sub>x</sub>/Al<sub>2</sub>O<sub>3</sub> gate stacks (1.3 nm GeO<sub>2</sub> was grown at 450 °C during 5 min) measured at 100 Hz, 10 kHz, and 1 MHz. The inset in (a) shows the normalized conductance as a function of frequency at  $V_G$ =0.65 V.

surface. Intermixing could occur by this mechanism if Ge is included in the volatile hafnium hydroxychloride intermediate that readsorbs on the surface. Very little or no intermixing with Ge was observed when  $HfO_2$  is deposited directly on Ge(100) but intermixing occurred during  $O_2$  annealing at 500 °C.<sup>14</sup>

As germanium oxide is hygroscopic, we have investigated the effect of air exposure between Ge oxidation and ALD. When GeO<sub>2</sub> is exposed to air, the intermixing between GeO<sub>2</sub> and HfO<sub>2</sub> or ZrO<sub>2</sub> also occurs, while the interface with Al<sub>2</sub>O<sub>3</sub> remains sharp.

The frequency dependent capacitance-voltage (*C-V*) characteristics of *p*-Ge/GeO<sub>x</sub>/HfO<sub>2</sub> and *p*-Ge/GeO<sub>x</sub>/Al<sub>2</sub>O<sub>3</sub> gate stacks are shown in Figs. 3(a) and 3(b), respectively. Well-behaved *C-V* characteristics are observed for both gate stacks with minimal frequency dispersion, minimal stretch out, and the absence of bumps near the flatband voltage. This indicates the efficient electrical passivation of the Ge/GeO<sub>x</sub> interface obtained for high-*k* gate dielectric ALD on thermally grown GeO<sub>2</sub> (air exposure between oxidation and ALD was avoided). Similar results were observed on *n*-type Ge substrates (not shown). The density of interface states, estimated from conductance measurements as a function of frequency [inset of Fig. 3(a)], is about  $3 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup>, approaching state-of-the-art Si/SiO<sub>x</sub>/HfO<sub>2</sub>/metal gate stacks (typically mid to high  $10^{10}$  cm<sup>-2</sup> eV<sup>-1</sup>).

The equivalent oxide thickness (EOT), extracted from the fits of the *C*-*V* characteristics with a Ge-based simulator, is about 1.5 and 2.4 nm for the GeO<sub>x</sub>/HfO<sub>2</sub> and GeO<sub>x</sub>/Al<sub>2</sub>O<sub>3</sub> gate stacks, respectively. This leads to an EOT contribution of about 0.7–0.8 nm for 1.3 nm GeO<sub>x</sub>, assuming EOT contributions of 0.8 nm for 4 nm HfO<sub>2</sub> and 1.6 nm for 4 nm extra based on the provided method of the distance consistent with the value reported by Scott.<sup>15</sup>

Hysteresis of the flatband voltage ( $\Delta V_{\rm FB}$ ) of the  $GeO_r/Al_2O_3$  $(\sim 200 \text{ mV})$ and  $GeO_r/HfO_2$ stacks  $(\sim 900 \text{ mV})$  is observed when the gate voltage is swept from inversion to accumulation and back to inversion. We point out that the maximum gate voltage reached in accumulation during the C-V measurement corresponds to the same electric field in the  $GeO_r$  interfacial layer for both gate stacks (fixed at  $\sim 10$  MV/cm), assuring a fair comparison of hysteresis between gate stacks with different EOTs. The large C-V hysteresis observed for these devices, more specifically for  $GeO_x/HfO_2$  stacks, is caused by bulk oxide traps and is not related to the passivation of the Ge interface. Partial intermixing of GeO<sub>2</sub> and HfO<sub>2</sub>, as shown by XPS, could create more bulk oxide traps (slow states), leading to a larger C-Vhysteresis for  $HfO_2$  as compared to  $Al_2O_3$  gate stacks. The choice of the high-k material, its deposition process, and/or device processing have to be investigated further to reduce the hysteresis.

To conclude, many studies have focused on the passivation of Ge with elements other than oxygen (N, Si, S),<sup>16–18</sup> as GeO<sub>2</sub> is commonly believed to be a poorly passivating oxide. In this work, we have shown that thermally grown GeO<sub>2</sub> can act as a good electrical passivation layer for high-*k* dielectrics deposited by means of ALD. Downscaling the GeO<sub>2</sub> thickness while maintaining good passivation properties will be the subject of further investigation.

<sup>1</sup>C. O. Chui, H. Kim, D. Chi, B. B. Triplett, P. C. McIntyre, and K. C. Saraswat, Tech. Dig. - Int. Electron Devices Meet. 2002, 437.

<sup>2</sup>A. Dimoulas, G. Mavrou, G. Velliantitis, E. Evangelou, N. Boukos, M.

Houssa, and M. Caymax, Appl. Phys. Lett. 86, 032908 (2005).

- <sup>3</sup>V. Afanas'ev, Y. G. Fedorenko, and A. Stesmans, Appl. Phys. Lett. **87**, 032107 (2005).
- <sup>4</sup>Y. Fukuda, T. Ueno, S. Hirono, and S. Hashimoto, Jpn. J. Appl. Phys., Part 1 44, 6981 (2005).
- <sup>5</sup>A. Molle, Md. Nurul Kabir Bhuiyan, G. Tallarida, and M. Fanciulli, Appl. Phys. Lett. **89**, 083504 (2006).
- <sup>6</sup>Polygon, EPSILON, ALCVD, and PULSAR are trademarks of ASM International, The Netherlands.
- <sup>7</sup>S. Rivillon, Y. J. Chabal, F. Amy, and A. Kahn, Appl. Phys. Lett. **87**, 253101 (2005).
- <sup>8</sup>K. Prabhakaran and T. Ogino, Surf. Sci. **325**, 263 (1995).
- <sup>9</sup>Y. Wang, Y. Z. Hu, and E. A. Irene, J. Vac. Sci. Technol. A **12**, 1309 (1994).
- <sup>10</sup>D. Chi, C. O. Chui, K. C. Saraswat, B. B. Triplett, and P. C. McIntyre, J. Appl. Phys. **96**, 813 (2004).
- <sup>11</sup>O. Renault, L. Fourdrinier, E. Martinez, L. Clavelier, C. Leroyer, N. Barrett, and C. Crotti, Appl. Phys. Lett. **90**, 052112 (2007).
- <sup>12</sup>T. Sugawara, Y. Oshima, R. Sreenivasan, and P. C. McIntyre, Appl. Phys. Lett. **90**, 112912 (2007).
- <sup>13</sup>A. Delabie, R. L. Puurunen, B. Brijs, M. Caymax, T. Conard, B. Onsia, O. Richard, W. Vandervorst, C. Zhao, M. M. Heyns, M. Meuris, M. Viitanan, H. Brongersma, M. de Ridder, L. Goncharova, E. Garfunkel, T. Gustafsson, and W. Tsai, J. Appl. Phys. **97**, 064104 (2005).
- <sup>14</sup>S. Van Elshocht, M. Caymax, T. Conard, S. De Gendt, I. Hoflijk, M. Houssa, B. De Jaeger, J. Van Steenbergen, M. Heyns, and M. Meuris, Appl. Phys. Lett. **88**, 141904 (2006).
- <sup>15</sup>J. F. Scott, Phys. Rev. B **1**, 3488 (1970).
- <sup>16</sup>H. Kim, P. C. McIntyre, C. O. Chui, K. C. Saraswat, and M.-H. Cho, Appl. Phys. Lett. **85**, 2902 (2004).
- <sup>17</sup>P. Zimmerman, G. Nicholas, B. De Jaeger, B. Kaczer, L.-A. Ragnarsson, D. P. Brunco, F. E. Leys, M. Caymax, G. Winderickx, K. Opsomer, M. Meuris, and M. M. Heyns, Tech. Dig. - Int. Electron Devices Meet. 2006, 655.
- <sup>18</sup>M. M. Frank, S. J. Koester, M. Copel, J. A. Ott, V. K. Paruchuri, H. Shang, and R. Loesing, Appl. Phys. Lett. **89**, 112905 (2006).