



## The impacts of surface conditions on the vapor-liquid-solid growth of germanium nanowires on Si (100) substrate

C. B. Li, K. Usami, T. Muraki, H. Mizuta, and S. Odal

Citation: Applied Physics Letters **93**, 041917 (2008); doi: 10.1063/1.2968201 View online: http://dx.doi.org/10.1063/1.2968201 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/93/4?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in The growth and radial analysis of Si/Ge core-shell nanowires Appl. Phys. Lett. **97**, 251912 (2010); 10.1063/1.3531631

Patterned epitaxial vapor-liquid-solid growth of silicon nanowires on Si(111) using silane J. Appl. Phys. **103**, 024304 (2008); 10.1063/1.2832760

Vapor-liquid-solid growth of silicon nanowires by chemical vapor deposition on implanted templates J. Appl. Phys. **100**, 084323 (2006); 10.1063/1.2357342

Vapor-liquid-solid growth of germanium nanostructures on silicon J. Appl. Phys. **96**, 7556 (2004); 10.1063/1.1815051

Nanopillar growth mode by vapor-liquid-solid epitaxy Appl. Phys. Lett. **84**, 5302 (2004); 10.1063/1.1766076



## The impacts of surface conditions on the vapor-liquid-solid growth of germanium nanowires on Si (100) substrate

C. B. Li,<sup>1,4,a)</sup> K. Usami,<sup>1,4</sup> T. Muraki,<sup>1</sup> H. Mizuta,<sup>2,3,4</sup> and S. Oda<sup>1,4</sup>

<sup>1</sup>Quantum Nanoelectronics Research Center, Tokyo Institute of Technology, Tokyo 152-8552, Japan <sup>2</sup>School of Electronics and Computer Science, The University of Southampton, Highfield, Southampton,

Hampshire SO17 1BJ, United Kingdom

<sup>3</sup>Department of Physical Electronics, Tokyo Institute of Technology, Tokyo 152-8552, Japan

<sup>4</sup>Solution-Oriented Research for Science and Technology, Japan Science and Technology (SORST-JST),

Japan

(Received 27 June 2008; accepted 15 July 2008; published online 1 August 2008)

The impacts of surface conditions on the growth of Ge nanowires on a Si (100) substrate are discussed in detail. On SiO<sub>2</sub>-terminated Si substrates, high-density Ge nanowires can be easily grown. However, on H-terminated Si substrates, growing Ge nanowires is more complex. The silicon migration and the formation of a native SiO<sub>2</sub> overlayer on a catalyst surface retard the growth of Ge nanowires. After removing this overlayer in the HF solution, high-density and well-ordered Ge nanowires are grown. Ge nanowires cross vertically and form two sets of parallel nanowires. It is found that nanowires grew along  $\langle 110 \rangle$  directions. © 2008 American Institute of Physics. [DOI: 10.1063/1.2968201]

One-dimensional semiconductor nanostructures have attracted much attention because of their potential applications in the design of nanoelectronic, photonic, and sensing devices.<sup>1</sup> Due to their high mobility of electrons and holes, Ge nanowires show their potential application in high-speed field-effect transistors.<sup>2–4</sup> Moreover, Ge nanowires are potentially useful for high-speed quantum computing because of long decoherence time due to the predominance of spin-zero<sup>5,6</sup> nuclei and the advantage of a large excitonic Bohr radius in Ge (24.3 nm), allowing for quantum confinement to be observed in relatively large structures<sup>7,8</sup> and at high temperatures. In order to realize these applications, controllable and high-quality nanowire growth is important. Much attention has been focused on the growth of Ge nanowires.<sup>9-12</sup> However, only few papers discuss the impacts of surface conditions on the vapor-liquid-solid synthesis of Ge nanowires. In this letter, we will discuss them in detail.

Au catalyst layers with thicknesses of 0.1 and 1 nm were evaporated by electron beam evaporation at room temperature on two kinds of substrates: SiO<sub>2</sub>-terminated (a few nanometers of native SiO<sub>2</sub> layer or 170 nm thermal oxidized SiO<sub>2</sub>) and H-terminated (the wafers were dipped in 1.5% HF solution for 1 min and were immediately loaded in the chamber for electron beam evaporation) silicon (100) substrates. In order to satisfy the rules of minimum surface energy, the evaporated Au shows different topographies at different substrate surface conditions, as shown in Figs. 1(a)-1(d). On the SiO<sub>2</sub>-terminated substrate, because the condensing Au adatoms are more strongly bound to each other than to the substrate,<sup>13</sup> these atoms encounter other atoms, nucleate, and agglomerate to form stable islands with diameters of 2–10 nm [Figs. 1(a) and 1(b)]. The thicker Au layer will induce the formation of bigger Au dots. On the other hand, on the H-terminated Si substrate, the Au catalyst prefers to deposit in the Stranski-Krastanov mode to form Au small islands with a wetting layer, as shown in Figs. 1(c) and 1(d).

All Ge nanowires were grown at 300 °C for 20 min by a low-pressure chemical vapor deposition method with 10% GeH<sub>4</sub> precursors (in an atmosphere of hydrogen) in a total pressure of 5 Torr. On a SiO<sub>2</sub>-terminated Si substrate, without any pretreatment to the catalysts, high-density Ge nanowires with diameters of 5–20 nm were grown on Au catalysts with thicknesses of 1 nm (Fig. 2) and 0.1 nm. Both high-resolution transmission electron microscopy and x-ray diffraction results reveal high-quality single-crystalline Ge nanowires with a cubic diamond structure as we discussed before.<sup>14</sup> It was found that the thickness of the SiO<sub>2</sub> layer, either a few nanometers of native layer or a thicker thermal oxidized SiO<sub>2</sub>, has no influence on the growth of Ge nanowires.

However, very few Ge nanowires were grown on the H-terminated Si substrate under the same growth conditions (Fig. 3). Even after high temperature preannealing (650  $^{\circ}$ C in vacuumed condition) to dewet the Au wetting layer, it had no great influence on the growth of Ge nanowires.

When observing the topography of Au catalysts evaporated on the H-terminated substrate by a scanning electron microscope (SEM), we noticed that the contrast between the



FIG. 1. SEM images of Au catalysts evaporated on SiO<sub>2</sub>-terminated silicon substrates with a thickness of (a) 0.1 nm and (b) 1 nm. Au catalysts evaporated on H-terminated silicon substrates with a thickness of (c) 0.1 nm and (d) 1 nm. (e) SEM image of 1-nm-thick Au evaporated on H-terminated silicon after HF treatment for 2 min. The scale bars in the figures are 30 nm.

<sup>&</sup>lt;sup>a)</sup>Tel.: +81-(0)3-5734-2542. FAX: +81-(0)3-5734-2542. Electronic mail: cbli@neo.pe.titech.ac.jp.



FIG. 2. Top-view SEM image of high-density Ge nanowires grown on 1-nm-thick Au catalysts evaporated on  $SiO_2$ -terminated silicon substrates. The inset shows their cross-section image.

Au metal and the Si substrate at the edge area is smaller and the brightness of the Au metal in the SEM image is weaker compared with that evaporated on the  $SiO_2$  substrate. It seems that Au catalysts are covered by some insulator layers. So maybe the formation of a very thin silicon oxide overlayer due to the gold catalyzed migration of silicon through the gold film<sup>15-18</sup> retards the growth of Ge nanowires.

In order to verify this hypothesis, Au catalysts evaporated on H-terminated substrates were dipped into a 1.5% HF solution for 2 min and then were immediately loaded into a growth chamber to grow Ge nanowires. On 1-nm-thick Au catalyst substrates, high-density and well-ordered Ge nanowires were grown, as shown in Fig. 4(a). Obviously, it has a great improvement for Ge nanowire growth by removing this overlayer, and it confirms that the SiO<sub>2</sub> overlayer formed on the catalyst surface prevents the growth of Ge nanowires. Figure 1(e) shows the SEM image of 1-nm-thick Au catalysts after HF treatment. Clear Au dots can be found after removing the SiO<sub>2</sub> overlayer. In the case of 0.1-nm-thick Au catalysts, even after HF treatment, no nanowire was grown. We did not find any Au dots after HF treatment in the SEM image since they are still in the wetting layer stage. So there are no nucleation centers for Ge atoms to grow in the axial direction. The GeH<sub>4</sub> will get more chances to be decomposed and deposited to form a film since the AuSi eutectic alloy exists on the whole surface.

Compared with the random-directed Ge nanowires grown on the SiO<sub>2</sub>-terminated substrate, as shown in Fig. 2, Ge nanowires grown on the H-terminated Si (100) substrate show a more ordered structure. Almost all Ge nanowires cross vertically and form two sets of parallel nanowires. It should be pointed out that each set of Ge nanowires has around 45° angle with a [110] cleavage direction as labeled in Fig. 4(a). Until now, only two growth directions, [110] and



FIG. 3. Top-view SEM image of Ge nanowires grown on H-terminated silicon substrates. Inset shows the enlarged image of one wire, and it exhibits the same diameter as that grown on SiO<sub>2</sub>-terminated substrates. Intent is substrates. The same diameter as that grown on SiO<sub>2</sub>-terminated substrates. Intent is substrate. Since the same diameter as that grown on SiO<sub>2</sub>-terminated substrates. Intent is substrate.



FIG. 4. (Color online) (a) Top-view SEM image of high-density and wellordered Ge nanowires grown on 1-nm-thick Au catalysts evaporated on H-terminated silicon (100) after being dipped into the HF solution to remove the SiO<sub>2</sub> overlayer. The bottom edge is the [110] cleavage direction. The inset shows its side-view SEM image, and the scale bar is 500 nm. (b) Three-dimensional schematic of the Ge nanowire growth direction on a Si (100) wafer. Four dashed arrows directed to [101], [011], [-101], and [0-11] are the Ge nanowire growth directions.

[111], were found for Ge nanowires grown on silicon substrates.<sup>2,3,5,10-12</sup> Based on this fact and our experiment results, we believe that Ge nanowires are grown orderly along [101], [011], [-101], and [0-11] directions as the four dashed arrows shown in Fig. 4(b), in which these four growth directions are crossed vertically and have a 45° degree with [110] and [-110] cleavage directions. It agrees well with the experiment results as shown in Fig. 4(a). The two dashed-dotted arrows in Fig. 4(b) are [110] and [-110] cleavage directions for (100) wafer as labeled in Fig. 4(a).

During the growth of Ge nanowires on Au catalysts evaporated on the H-terminated Si substrate after HF treatment, GeH<sub>4</sub> will decompose in the AuSi eutectic alloy located at the interface between the single-crystalline Si surface and Au layer, and then the supersaturation Ge atom will separate out to grow in the axial direction. This ordered structure at the interface can induce the Ge nanowires to grow along only (110) directions. This capability to control the nanowire growth direction would be very important in engineering the transport characteristics for electrons and holes separately to get the best switching performance of a complementary logic circuit configuration.<sup>19</sup> Also it is quite attractive for future large-scale nanowire integration.

In the case of Au catalysts evaporated on the  $SiO_2$ -terminated substrate, maybe the strong bond between Si and O atom retards the migration of silicon to the surface and the formation of the  $SiO_2$  overlayer. Therefore Ge nanowires can be grown without HF treatment.

In conclusion, high-density Ge nanowires can be easily grown on SiO<sub>2</sub>-terminated Si (100) substrates. However, the SiO<sub>2</sub> overlayer formed on the surface of Au catalysts evaporated on the H-terminated Si substrate prevents the growth of Ge nanowires. After removing this SiO<sub>2</sub> overlayer by HF solution, high-density and well-ordered Ge nanowires can be obtained. Moreover, nanowires can be grown orderly along This work is partially supported by SORST-JST (Japan Science and Technology) and Japan Society for the Promotion of Science (JSPS).

<sup>1</sup>H. J. Fan, P. Werner, and M. Zacharias, Small 2, 700 (2006).

- <sup>2</sup>J. Xiang, W. Lu, Y. J. Hu, Y. Wu, H. Yan, and C. M. Lieber, Nature (London) 441, 489 (2006).
- <sup>3</sup>G. C. Liang, J. Xiang, N. Kharche, G. Klimeck, M. Charles, C. M. Lieber, and M. Lundstrom, Nano Lett. **7**, 642 (2007).
- <sup>4</sup>S. M. Sze, *Physics of Semiconductor Devices* (Wiley, New York, 1981).
- <sup>5</sup>Y. J. Hu, H. O. H. Churchill, D. J. Reilly, J. Xiang, C. M. Lieber, and C. M. Marcus, Nat. Nanotechnol. **2**, 622 (2007).
- <sup>6</sup>A. M. Tyryshkin, S. A. Lyon, T. Schenkel, J. Bokor, J. Chu, W. Jantsch, F. Schaffler, J. L. Truitt, S. N. Coppersmith, and M. A. Eriksson, Physica E (Amsterdam) **35**, 257 (2006).
- <sup>7</sup>X. H. Sun, G. Calebotta, B. Yu, G. Selvaduray, and M. Meyyappan, J. Vac. Sci. Technol. B **25**, 415 (2007).
- <sup>8</sup>Y. Maeda, N. Tsukamoto, Y. Yazawa, Y. Kanemitsu, and Y. Masumoto,

Appl. Phys. Lett. 93, 041917 (2008)

- <sup>9</sup>L. J. Lauhon, M. S. Gudiksen, D. Wang, and C. M. Lieber, Nature (London) **420**, 57 (2002).
- <sup>10</sup>D. Wang and H. Dai, Angew. Chem., Int. Ed. **41**, 4783 (2002).
- <sup>11</sup>A. B. Greytak, L. J. Lauhon, M. S. Gudiksen, and C. M. Lieber, Appl. Phys. Lett. 84, 4176 (2004).
- <sup>12</sup>S. Kodambaka, J. Tersoff, M. C. Reuter, and F. M. Ross, Science **316**, 730 (2007).
- <sup>13</sup>J. A. Venables, J. Vac. Sci. Technol. B 4, 870 (1986).
- <sup>14</sup>C. B. Li, K. Usami, H. Mizuta, and S. Oda, IEEE SNW 2008, Honolulu.
  <sup>15</sup>A. Hiraki, M. A. Nicolet, and W. J. Mayer Appl. Phys. Lett. 18, 178 (1971).
- <sup>16</sup>G. Le Lay, Surf. Sci. **132**, 169 (1983).
- <sup>17</sup>A. Hiraki, Surf. Sci. Rep. 3, 357 (1984).
- <sup>18</sup>H. Jagannathana, Y. Nishi, M. Reuter, M. Copel, E. Tutuc, S. Guhab, and R. P. Pezzia, Appl. Phys. Lett. 88, 103113 (2006).
- <sup>19</sup>B. Yu, X. H. Sun, G. A. Calebotta, G. R. Dholakia, and M. Meyyappan, J. Cluster Sci. 17, 579 (2006).

Appl. Phys. Lett. 59, 3168 (1991).