



## Effects of nitridation of silicon and repeated spike heating on the electrical properties of SrTiO 3 gate dielectrics

Chih-Yi Liu, Hang-Ting Lue, and Tseung-Yuen Tseng

Citation: Applied Physics Letters **81**, 4416 (2002); doi: 10.1063/1.1526914 View online: http://dx.doi.org/10.1063/1.1526914 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/81/23?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in Scaling down of ultrathin HfO 2 gate dielectrics by using a nitrided Si surface J. Vac. Sci. Technol. B **22**, 916 (2004); 10.1116/1.1701849

Interfacial properties of ZrO 2 on silicon J. Appl. Phys. **93**, 5945 (2003); 10.1063/1.1563844

Interface properties and reliability of ultrathin oxynitride films grown on strained Si 1x Ge x substrates J. Appl. Phys. **93**, 2464 (2003); 10.1063/1.1540224

Interface characterization of Si 3 N 4 /Si/GaAs heterostructures after high temperature annealing J. Vac. Sci. Technol. B **16**, 3032 (1998); 10.1116/1.590338

Leakage currents in amorphous Ta 2 O 5 thin films J. Appl. Phys. **81**, 6911 (1997); 10.1063/1.365252



## Effects of nitridation of silicon and repeated spike heating on the electrical properties of SrTiO<sub>3</sub> gate dielectrics

Chih-Yi Liu, Hang-Ting Lue, and Tseung-Yuen Tseng<sup>a)</sup>

Department of Electronics Engineering and Institute of Electronics, National Chiao Tung University, Hsinchu 300, Taiwan, Republic of China

(Received 5 August 2002; accepted 9 October 2002)

Electrical properties of  $SrTiO_3$  (STO) gate dielectrics on Si substrates grown by rf-magnetron sputtering were studied. We employed the surface nitridation and repeated spike heating to improve the interfacial properties of STO/Si. The nitrogen was moderately incorporated at the interface by first growing a thin SiON layer and then removing this sacrificial layer before growing STO gate dielectric. The experimental results indicate that this nitridation treatment may retard the formation of thin interfacial layer during the high-temperature growth of STO gate dielectric and consequently decrease the equivalent oxide thickness (EOT) by about 10% toward 24% at various deposition pressures. The STO gate dielectric with this nitridation treatment exhibited slightly lower leakage current at an accumulation region and nearly 2 orders of magnitude lower leakage current at an inversion region. The repeated spike heating technique was also employed to deposit a STO gate dielectric at repeated oscillating temperatures. The results show that this thermal treatment reduced the interfacial trap states and the leakage current was also reduced by about 1 order of magnitude at the same EOT. © 2002 American Institute of Physics. [DOI: 10.1063/1.1526914]

Following the international technology roadmap of semiconductor, the conventional SiO<sub>2</sub> gate oxide thickness is required to be less than 2 nm in the near future.<sup>1</sup> However, the use of ultrathin SiO<sub>2</sub> gate oxide results in a number of issues,<sup>2</sup> including high gate leakage current, reduced drive current, reliability degradation, boron penetration, uniformity, etc. Any of these effects will fundamentally limit the usefulness of SiO<sub>2</sub> as a gate dielectric. As the oxide thickness is scaled down to below 2 nm, the gate leakage current increases significantly due to the direct tunneling, leading to undesired power consumptions in complementary metaloxide semiconductor devices. As a result, many high-k gate dielectrics have been investigated as potential replacements for  $SiO_2$  to provide a physically thicker film to reduce the leakage current. Among many possible candidates of high-k gate dielectrics, SrTiO<sub>3</sub> (STO) provides special functions because it can be epitaxially grown on silicon substrate.<sup>3</sup> STO possesses a very large dielectric constant, which is advantageous for the realization of a metal/ferroelectric/insulator/ semiconductor (MFIS) structure for the application of 1 T ferroelectric random access memory.<sup>4</sup> In the MFIS structure, the dielectric constant of the insulator should be increased to match that of the ferroelectric material in order to reduce the operation voltages. Moreover, STO is perovskite-type material, which provides a good buffer layer for the growth of perovskite-type ferroelectric thin films. However, it is very difficult to fabricate high-quality STO gate dielectrics because a thin interfacial layer forms due to Si oxidation and interdiffusion at high temperature. The resultant interfacial layer with low permittivity will limit the highest possible gate capacitance or the lowest achievable EOT. Several methods have been employed to improve the interfacial properties. Nitrogen implantation into silicon substrate has

been used to grow ultrathin oxide because nitrogen can effectively suppress the growth of silicon oxide.<sup>5</sup> A repeatedspike oxidation technique has been proposed by Hong et al.<sup>6,7</sup> to grow ultrathin oxide. The variation of radiation heat absorption in different regions on a wafer could be compensated by repeated-spike heating technique so that temperature uniformity can be improved. Their results also showed that the leakage current is reduced by an order of magnitude. In the present study, we improve the interfacial properties of STO/Si by means of surface nitridation and repeated-spike-heating method. The microstructure, leakage current density, and capacitance of STO gate dielectrics are reported.

Boron-doped *p*-type silicon (100) wafers with 1 to 10  $\Omega$ cm resistivity were used as the starting substrates. After a standard Radio Corporation of America clean, an 8 nm SiON film was grown on the silicon wafer at 950 °C in pure N<sub>2</sub>O gas in a furnace. For comparison, 8 nm SiO<sub>2</sub> was thermally grown in a pure O<sub>2</sub> ambient as the control sample. After these sacrificial SiON and SiO2 layers were removed by dipping the wafer in diluted HF solution, the 20 nm STO thin films were deposited on the aforementioned two pretreated substrates by using rf-magnetron sputtering at a substrate temperature of 500 °C. The two samples were grown on a spin substrate holder at the same time for comparison. After the removal of the SiON and SiO<sub>2</sub> sacrificial layer, it can be seen from the x-ray photoelectron spectroscopy profiles of the silicon substrates that the characteristic binding energy of N 1s was slightly increased for the N<sub>2</sub>O-pretreatment sample, indicating that nitrogen has been moderately incorporated into the silicon surface.

The repeated-spike-heating technique was carried out by setting the temperature to ramp up and down between 450 and 550 °C for 30 min, while the control sample was held at a constant temperature of 500 °C for the same time. After the

0003-6951/2002/81(23)/4416/3/\$19.00 AIP content is subject to be terms at: http://scitation.aip.org/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/approx/ap

a)Email: tseng@cc.nctu.edu.tw



FIG. 1. The high-frequency (C-V) curves of control and N<sub>2</sub>O pretreatment samples. The inset is the corresponding leakage current density.

film depositions, rapid thermal annealing in an N<sub>2</sub> ambient at 650-800 °C was carried out to improve the crystallinity of the films. The thickness of interfacial layer between STO and Si was determined using transmission electron microscopy (TEM). For the electrical measurement, aluminum was used as both the top electrode and backside substrate ohmic contact. The capacitance–voltage (*C*–*V*) measurements were performed by a HP 4284A LCR meter at 100 K to 1 MHz while the current–voltage (*I*–*V*) measurements were recorded by a HP 4156A semiconductor parameter analyzer.

The C-V curves showed frequency dispersion during C-V measurement which may be due to extrinsic parasitic inductance and resistance. After being calibrated by fourelement model,<sup>8</sup> the C-V curves of the STO gate dielectrics at 45 mTorrr deposition pressure with and without N2O pretreatment and the quantum-mechanical (QM) fitting curve <sup>9</sup> are shown in Fig. 1. We can observe that the EOT of the N<sub>2</sub>O pretreatment sample is smaller than that of the control sample. The reason for this phenomenon is attributed to the nitrogen incorporation in the silicon surface that alleviated the reaction of the silicon surface into low dielectric constant SiO<sub>x</sub> thin interfacial layer during the high-temperature growth of STO gate dielectrics. In fact, it shows from TEM images that the thickness of the interfacial layers of the N2O pretreatment sample and the control sample are 1.9 and 2.6 nm, respectively (Fig. 2). The inset of Fig. 1 shows the corresponding leakage current densities. The N2O pretreatment



s article is EIG, 2, TEM interface images of (a) N<sub>2</sub>O pretreatment sample and (b) control sample.



FIG. 3. Variation of EOT and leakage current with working pressure for control and  $N_2O$  pretreatment samples.

sample has leakage current of 2 orders of magnitude lower than that of the control sample at the inversion region (positive bias), while the leakage current of the N<sub>2</sub>O pretreatment sample is only 0.5 order of magnitude lower than that of control sample at the accumulation region (negative bias). The reasons may be explained by the following. Previously reported results<sup>10</sup> indicated that the conduction band offset between STO and Si is almost zero. If STO is directly in contact with Si, the leakage current density should be very large. In order to reduce the leakage current, a thin interfacial layer with higher band gap must be employed to increase the barrier height. Since the nitridation can reduce the interdiffusion of STO and Si, the thinner interfacial layer with N<sub>2</sub>O pretreatment contains less amounts of Sr or Ti species and is expected to have a larger band gap, resulting in the reduction of leakage current. The effect of increased barrier height is more important in the inversion region than the accumulation region because the electrons flow from Si substrate at positive bias voltage (inversion).

The EOT and leakage current density at +3 V of 500 °C deposited 20 nm thick STO gate dielectrics at various deposition pressures are shown in Fig. 3. Generally, the EOT decreases with increasing deposition pressure. The main reason may be that the composition of STO thin film is varied with deposition pressures and, consequently, affect the dielectric constant of the thin films. Therefore, the EOT decreases with the increase of deposition pressure for the samples indicated. We can observe that all the N<sub>2</sub>O pretreatment samples have a significantly lower EOT than the control samples at various deposition pressures. The variation of the leakage current density with deposition pressure is also illustrated in Fig. 3. The N<sub>2</sub>O pretreatment sample has a leakage current density of nearly 2 orders of magnitude lower than that of the control samples at various deposition pressures.

The plots of leakage current density versus EOT for typical and repeated-spike-heating samples are shown in Fig. 4. It is indicated that the repeated-spike-heating samples with the same EOT have leakage current densities of 1-2 orders of magnitude lower than those of typical samples. The reason provide the reduction of leakage current may be due to the



FIG. 4. Plots of leakage current density vs EOT for typical and repeatedspike-heating samples.

smaller interface state density.<sup>11</sup> Figure 5 shows the normalized C-V curves of typical and repeated-spike-heating samples. Theoretical QM simulation<sup>9</sup> accounting for the quantum well corrections for the metal-insulatorsemiconductor structure was also provided for comparison. We can observe that the C-V curve of the repeated-spikeheating sample is very close to the theoretical curve, while the C-V curve of a typical sample shows obvious deviation. This result implies that the repeated-spike-heating technique reduces the interfacial trap state of the STO gate dielectric, which is also similar to the previous reported results for ultrathin gate oxide.<sup>6,7</sup> The wagging and stretching of the



FIG. 5. The normalized C-V curves of typical and repeated-spike-heating samples. The dashed line is the theoretical QM simulation.

Si—O bond are temperature dependent. Therefore, during the temperature ramping up and down in the repeated-spikeheating recipe, it is possible that the residual oxygen in films has more of a chance to fill the silicon dangling bonds and thus, a better interface has been formed.

In summary, we have proposed a method of surface nitridation of silicon by first growing a sacrificial SiON layer and then removing this layer before growing STO gate dielectrics. The experimental results show that the EOTs of  $N_2O$  pretreatment samples were 10%-24% lower than that of the control samples, and the leakage current density was also reduced by 2 orders of magnitude at the positive bias. The results imply that the incorporation of a certain amount of nitrogen into the substrate surface may improve the interfacial properties due to the depression of the formation of the interfacial layer during the high-temperature growth of STO gate dielectrics. In addition, we have incorporated the repeated-spike-heating method to grow STO gate dielectrics. The experimental results show that this technique reduced the interfacial trap states and the leakage current density by 1 order of magnitude compared to constant temperature deposited films.

The authors acknowledge the financial support from the National Science Council of Republic of China under Contract No. NSC 90-2215-E009-100.

- <sup>1</sup>International Technology Roadmap for Semiconductors (Semiconductor Industry Association, Austin, Texas, 2001).
- <sup>2</sup>G. D. Wilk, R. M. Wallace, and J. M. Anthony, J. Appl. Phys. **89**, 5243 (2001).
- <sup>3</sup>K. Eisenbeiser, J. M. Finder, Z. Yu, J. Ramdani, J. A. Curless, J. A. Hallmark, R. Droopad, W. J. Ooms, L. Salem, S. Bradshaw, and C. D. Overgaard, Appl. Phys. Lett. **76**, 1324 (2000).
- <sup>4</sup>T. Y. Tseng, Extended Abstracts of the First International Meeting on Ferroelectric Random Access Memories, Gotemba, Japan, 19–21 November 2001, p. 20.
- <sup>5</sup>I. H. Nam, J. S. Sim, S. I. Hong, B. K. Park, J. D. Lee, S. W. Lee, M. S. Kang, Y. W. Kim, K. P. Suh, and W. S. Lee, IEEE Trans. Electron Devices 48, 2310 (2001).
- <sup>6</sup>C. C. Hong, C. Y. Chang, C. Y. Lee, and J. G. Hwu, IEEE Electron Device Lett. 23, 28 (2002).
- <sup>7</sup>C. C. Hong, C. Y. Lee, Y. L. Hsieh, C. C. Liu, I. K. Fong, and J. G. Hwu, IEEE Trans. Semicond. Manuf. **14**, 227 (2001).
- <sup>8</sup>H. T. Lue, C. Y. Liu, and T. Y. Tseng, IEEE Electron Device Lett. **23**, 553 (2002).
- <sup>9</sup>Berkeley Device Group [Online]. Available: www.device.eecs. berkeley.edu/qmcv/html
- <sup>10</sup> S. A. Chambers, Y. Liang, Z. Yu, R. Droopad, and J. Ramdani, J. Vac. Sci. Technol. A **19**, 934 (2001).
- <sup>11</sup>M. Y. Doghish, and F. D. Ho, IEEE Trans. Electron Devices **39**, 2771 (1992).