



## Stable ZnO thin film transistors by fast open air atomic layer deposition

David H. Levy, Diane Freeman, Shelby F. Nelson, Peter J. Cowdery-Corvan, and Lyn M. Irving

Citation: Applied Physics Letters **92**, 192101 (2008); doi: 10.1063/1.2924768 View online: http://dx.doi.org/10.1063/1.2924768 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/92/19?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in

Low temperature atomic layer deposited ZnO photo thin film transistors J. Vac. Sci. Technol. A **33**, 01A105 (2015); 10.1116/1.4892939

Effect of AI concentration on AI-doped ZnO channels fabricated by atomic-layer deposition for top-gate oxide thin-film transistor applications J. Vac. Sci. Technol. B **32**, 041202 (2014); 10.1116/1.4880823

Schottky barrier source-gated ZnO thin film transistors by low temperature atomic layer deposition Appl. Phys. Lett. **103**, 253503 (2013); 10.1063/1.4836955

High performance thin film transistor with low temperature atomic layer deposition nitrogen-doped ZnO Appl. Phys. Lett. **91**, 183517 (2007); 10.1063/1.2803219

High-performance ZnO thin-film transistors on gate dielectrics grown by atomic layer deposition Appl. Phys. Lett. **88**, 123509 (2006); 10.1063/1.2188379



## Stable ZnO thin film transistors by fast open air atomic layer deposition

David H. Levy,<sup>a)</sup> Diane Freeman, Shelby F. Nelson, Peter J. Cowdery-Corvan, and Lyn M. Irving

Research Laboratories, Eastman Kodak Company, Rochester, New York 14650-2102, USA

(Received 2 April 2008; accepted 17 April 2008; published online 12 May 2008)

We report stable, high performance zinc oxide thin film transistors grown by an atmospheric pressure atomic layer deposition system. With all deposition and processing steps kept at or below 200 °C, the alumina gate dielectric shows low leakage (below  $10^{-8}$  A/cm<sup>2</sup>) and high breakdown fields. Zinc oxide thin film transistors in a bottom gate geometry yield on/off ratios above  $10^{8}$ , near zero turn-on voltage, little or no hysteresis, and mobility greater than 10 cm<sup>2</sup>/V s. With alumina passivation, shifts in threshold voltage under gate bias stress compare favorably to those reported in the literature. © 2008 American Institute of Physics. [DOI: 10.1063/1.2924768]

Oxide-based thin film transistors (TFTs) have emerged as a promising technology, particularly for display applications.<sup>1</sup> ZnO-based devices have been produced by sputtering,<sup>2,3</sup> pulsed laser deposition,<sup>4</sup> solution process methods,<sup>5,6</sup> and atomic layer deposition (ALD).<sup>7</sup> Of these methods, only the solution methods can be done in an open atmosphere, although the resulting devices typically exhibit low mobility. Following initial interest in ZnO semiconductors, some groups have turned to ternary and quaternary zinc compounds to ensure an amorphous semiconductor for performance and stability.<sup>8-10</sup>

In this work, we describe ZnO TFTs with device characteristics comparable to the best in the literature and with improved stability, grown by an open atmospheric pressure system. This growth system uses a fast ALD method that could change the manufacturing methods and economics for oxide-based electronics. While potentially all the electrical layers in a TFT could be grown by the same system, this paper focuses on devices with the gate dielectric and semiconductor layer deposited by this system.

Atomic layer depositions are typically done in an enclosed system, where the reactive gases are sequentially cycled through the chamber in time. The alternative used here is an ALD process employing spatial isolation of reactive gases (spatial ALD). In this process, gases are isolated to regions of the coating head, and the cyclic ALD process results from movement of these regions over the substrate. Figure 1(a) depicts the stainless steel ALD coating head positioned approximately 30  $\mu$ m above a substrate. The head contains recessed channels facing the substrate that are closed at one end (not shown), and gas introduced near the closed end flows along its channel as shown in the figure. An inert gas (I) and two reactive gas streams (A: oxidizer gas)and (B: metal source) flow in these channels, as shown by the designations in Fig. 1(a). In our case, the inert gas is nitrogen, which also acts as a carrier gas for the metal and oxidizer precursors. The channel shape and proximity to the substrate prevent mixing between neighboring channels and exclude the surrounding air.

If the head is stationary, no deposition occurs because each part of the substrate is contacted by only one gas. However, as the substrate moves relative to the head, regions of the substrate see the alternating ALD gas cycles. We oscillate the sample to produce alternating gas cycles to achieve the desired layer thickness. In situations where speed of deposition is critical, a larger deposition head could enable a single pass of the substrate to deposit the full thickness. Our current laboratory transport rates would give an impressively fast substrate throughput of 3 m/min, which is distinct from the batch-processing times normally associated with ALD.

To compare with conventional ALD, the film growth saturation behavior of  $Al_2O_3$  was studied. Films were grown on bare silicon wafers at substrate speeds corresponding to channel residence times of 37, 56, 112, and 448 ms. The oxidizer channels (A) contained 0.31 mol% water, 0.89 mol% oxygen, and  $3.1 \times 10^{-3}$  mol% H<sub>2</sub>O<sub>2</sub>, while the metal source channels (B) contained 0.062 mol% trimethyl-aluminum. From film thickness measured by ellipsometry as



FIG. 1. (Color online) (a) Schematic of the ALD coating head showing the gas channels and gas flow. The channels are 0.7 mm wide with a spacing of 1.4 mm. The coating width *W* is approximately 50 mm. *A* is the oxidizing reactant, *B* is the metal precursor, and *I* is nitrogen. (b) Al<sub>2</sub>O<sub>3</sub> film thickness for 250 ALD cycles as a function of residence time. The squares represent data from the spatial ALD system operated at 177 °C. The circles represent data extracted from Ref. 11.

**92**, 192101-1 On: Sun. 23 Nov 2014 04:59:13

<sup>&</sup>lt;sup>a)</sup>Electronic mail: david.levy@kodak.com.



FIG. 2. (Color online) Leakage current as a function of applied electric field for  $Al_2O_3$  films grown at several temperatures. The 200 and 250 °C films show low leakage and are distinctly better than the 150 °C film.

a function of residence time, we find that the monolayer saturation behavior is comparable to chamber-based ALD,<sup>11</sup> with a maximum growth rate of approximately 1.2 Å/cycle [Fig. 1(b)].

Current leakage and dielectric breakdown were measured for Al<sub>2</sub>O<sub>3</sub> films deposited on chromium at 150, 200, and 250 °C, with thicknesses of 987, 1243, and 1229 Å, respectively. Aluminum metal contacts measuring  $90 \times 130 \ \mu$ m were deposited by shadow mask evaporation onto the Al<sub>2</sub>O<sub>3</sub> surface to form test structures.

Figure 2 shows a plot of applied electric field versus area-corrected leakage current for these devices. The leakage density at a field of 1 MV/cm is  $5.4 \times 10^{-9}$ ,  $1.89 \times 10^{-9}$ , and  $2.78 \times 10^{-9}$  A/cm<sup>2</sup> for the 150, 200, and 250 °C samples, respectively. Furthermore, these devices always show breakdown voltages in excess of 5 MV/cm. The leakage currents are within an order of magnitude of the best of those summarized in Ref. 12 and also compare favorably to ALD alumina films grown as gate dielectrics for zinc oxide TFTs.<sup>13</sup> The dielectric constant of the alumina was determined from capacitance-voltage measurements to be between 7.5 and 8.5, within the range of published values for Al<sub>2</sub>O<sub>3</sub> deposited by ALD.<sup>12</sup>

The TFT devices were made on a glass substrate coated with chromium or ITO as the gate contact. An Al<sub>2</sub>O<sub>3</sub> film of approximately 1100 Å was deposited at 200 °C, followed by a 250 Å zinc oxide layer produced using 21 mol % NH<sub>3</sub>, 0.64 mol % water, and 0.74 mol % oxygen in the A channels, and a 0.52 mol % diethylzinc in the B channels. The microcrystalline nature of the ZnO layer has been determined by cross-sectional transmission electron microscopy (TEM). Lattice images (not shown) of the ZnO layer show a variety of orientations of sub-100-nm-sized grains. X-ray diffraction (XRD) from a 330-nm-thick ZnO (Fig. 3) shows primarily (100) orientation, while XRD from thinner layers show about equal intensity in the (100) and (002) peaks (Fig. 3 inset, for a 60-nm-thick ZnO layer.) Grazing incidence XRD confirms a similar structure in the thin ( $\sim 25$  nm) layers used for TFTs. This suggests that (100) is the preferred orientation for this deposition method,<sup>14</sup> although interactions with the surface influence the initial grain orientation.

For TFTs, top aluminum or titanium/gold contacts were patterned by lift off, and devices were isolated using photolithographically patterned poly(methyl methacrylate) to protect the channel. Figure 4(a) shows the double-sweep transfer characteristics of a typical ZnO TFT in the linear regime



FIG. 3. (Color online) XRD of 330-nm-thick ZnO layer with inset of 60 nm ZnO. For the thicker sample, the primary peak is found at (100), while in thinner samples, the (002) peak becomes equally intense.

 $(V_d=0.25 \text{ V})$  and in saturation  $(V_d=20 \text{ V})$ . There is no visible hysteresis. The turn-on voltage of this device is -0.5 V, with saturation threshold voltage of 4.8 V. The saturation mobility, extracted by a fit to the square root of drain current versus gate voltage from the  $V_d=20$  V, sweep is  $12.9 \text{ cm}^2/\text{V}$  s, while the linear mobility extracted from the 0.25  $V_d$  curve is 12.5 cm<sup>2</sup>/V s. The close match between linear and saturation values indicates that excellent contact to these devices is possible with a simple evaporation process. The highest mobility we have reproducibly seen is about  $20 \text{ cm}^2/\text{V}$  s. Mobility of thin film epilayers of ZnO (Ref. 15) is typically below 100 cm<sup>2</sup>/V s, which can be taken as an upper limit for these polycrystalline layers. In addition to the dc performance mentioned above, devices produced by this method exhibit the highest frequencies to date for oxide based ring oscillator circuits.<sup>16</sup>

Changes in threshold voltage with bias stress were measured. Gate bias was held at 20 V during stress, with inter-



FIG. 4. (Color online) (a) Double sweep transfer characteristics of a zinc oxide TFT showing no hysteresis at  $V_d$ =0.25 V and  $V_d$ =20 V. Linear and saturation mobility are 12.5 and 12.9 cm<sup>2</sup>/V s respectively. (b) Threshold voltage shift under gate bias stress of 20 V for an unpassivated TFT, and one passivated with 100 nm Al<sub>2</sub>O<sub>3</sub>. The change in mobility over the 16 h is less than 5% for both samples.

ruptions every 400 s for a linear region  $I_{d}$ - $V_g$  sweep. With no passivation of the ZnO, the threshold voltage shift is 2.4 V in 16 h. However, a passivation layer of 100 nm of Al<sub>2</sub>O<sub>3</sub>, deposited using the spatial ALD process, dramatically improves the bias stability. Passivated devices show positive threshold voltage shifts of 0.6 V for 16 h stress [Fig. 4(b)], and less than 5% change in mobility. These shifts are some of the lowest reported for ZnO based TFTs and compare favorably with values obtained from amorphous multication systems<sup>17,18</sup> while maintaining the simplicity of a pure ZnO semiconductor. Further work to understand the origin of the shifts is underway.

In summary, we have demonstrated promising ZnO TFTs grown in an open air ALD deposition system. The alumina dielectric layer produced has comparable performance to known dielectrics produced by ALD, while resulting ZnO TFTs exhibit excellent mobility and stability characteristics. We believe that this deposition system will be adaptable to very large format, continuous, high throughput processing.

The authors thank Roger Kerr, Lee Tutt, Thomas Pawlik, and Professor T. N. Jackson and his students for valuable conversations, Jeff Carey for technical assistance, Tom Blanton and Craig Barnes for XRD, and John Minter and S. Stoker for TEM.

- <sup>2</sup>R. L. Hoffman, B. J. Norris, and J. F. Wager, Appl. Phys. Lett. **82**, 733 (2003).
- <sup>3</sup>E. M. C. Fortunato, P. M. C. Barquinha, A. C. M. B. G. Pimentel, A. M.

- F. Gonçalves, A. J. S. Marques, R. F. P. Martins, and L. M. N. Pereira, Appl. Phys. Lett. 85, 2541 (2004).
- <sup>4</sup>Y. J. Li, Y. W. Kwon, M. Jones, Y. W. Heo, J. Zhou, S. C. Luo, P. H. Holloway, E. Douglas, D. P. Norton, Z. Park, and S. Li, Semicond. Sci. Technol. **20**, 720 (2005).
- <sup>5</sup>D. Levy, L. Irving, and A. Childs, SID Int. Symp. Digest Tech. Papers **38**, 230 (2007).
- <sup>6</sup>B. J. Norris, J. Anderson, J. F. Wager, and D. A. Keszler, J. Phys. D **36**, L105 (2003).
- <sup>7</sup>E. H. Kim, C. Y. Kim, D. H. Lee, B. H. Chung, J. H. Jeon, H. S. Kim, J. W. Hyun, Y. Kim, and S. J. Noh, MRS Proceedings, Fall, 2006 (unpublished).
- <sup>8</sup>K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, and H. Hosono, Nature (London) **432**, 488 (2004).
- <sup>9</sup>H. Q. Chiang, J. F. Wager, R. L. Hoffman, J. Jeong, and D. A. Keszler, Appl. Phys. Lett. **86**, 013503 (2004).
- <sup>10</sup>H.-N. Lee, J. Kyung, S. K. Kang, D. Y. Kim, M.-C. Sung, S.-J. Kim, C. N. Kim, H. G. Kim, and S.-T. Kim, SID Int. Symp. Digest Tech. Papers 38, 1826 (2007).
- <sup>11</sup>A. W. Ott, J. W. Klaus, J. M. Johnson, and S. M. George, Thin Solid Films 292, 135 (1997).
- <sup>12</sup>M. D. Groner, J. W. Elam, F. H. Fabreguette, and S. M. George, Thin Solid Films **413**, 186 (2002).
- <sup>13</sup>P. F. Carcia, R. S. McLean, and M. H. Reilly, Appl. Phys. Lett. 88, 123509 (2006).
- <sup>14</sup>This is not always the case for ALD ZnO. See S. J. Lim, S.-J. Kwon, H. Kim, and J.-S. Park, Appl. Phys. Lett. **91**, 183517 (2007).
- <sup>15</sup>Ü. Özgür, Ya. I. Alivov, C. Liu, A. Teke, M. A. Reshchikov, S. Doan, V. Avrutin, S.-J. Cho, and H. Morkoç, J. Appl. Phys. **98**, 041301 (2005).
- <sup>16</sup>J. Sun, D. A. Mourey, D. Zhao, S. K. Park, S. F. Nelson, D. H. Levy, D. Freeman, P. Cowdery-Corvan, L. Tutt, and T. N. Jackson, "ZnO thin film transistor ring oscillators with 31 nsec propagation delay," IEEE Electron Device Lett. (in press).
- <sup>17</sup>P. Görrn, P. Hölzer, T. Riedl, W. Kowalski, J. Wang, T. Weimann, P. Hinze, and S. Kipp, Appl. Phys. Lett. **90**, 063502 (2007).
- <sup>18</sup>A. Suresh and J. F. Muth, Appl. Phys. Lett. **92**, 033502 (2008).

<sup>&</sup>lt;sup>1</sup>P. Görrn, M. Sander, J. Meyer, M. Kröger, E. Becker, H.-H. Johannes, W. Kowalsky, and T. Riedl, Adv. Mater. (Weinheim, Ger.) 18, 738 (2006).